

PCN Number: SM121417 Chgnot.doc rev 13 1/14

#### **Product/Process Change Notification (PCN)**

Customer: Digi-Key

Date: 12/14/2017

Customer Part # and/or Lot# affected: A4954ELPTR-T

Originator: Scott Mitti

Phone: 508-854-5627

| Duration of Change:                         | Permanent X Temporary (explain) |
|---------------------------------------------|---------------------------------|
| Summary description of change: Part Change: | Process Change: X Other:        |

Allegro currently manufactures the A4954ELPTR-T at wafer fab, Polar Semiconductor LLC (PSL), Bloomington, MN, USA, utilizing 8" ABCD5 technology. Allegro will be changing wafer fab manufacturing to the 8" ABCD5 technology wafer line at United Microelectronics Corporation (UMC), Hsinshu, Taiwan.

## What is the part or process changing from (provide details)?

Allegro currently manufactures the A4954ELPTR-T at wafer fab, Polar Semiconductor LLC (PSL), Bloomington, MN, USA, utilizing 8" ABCD5 technology.

## What is the part or process changing to (describe the anticipated impact of this change on form, fit and/or function)?

Allegro will be changing wafer fab manufacturing for A4954ELPTR-T to the 8" ABCD5 technology wafer line at United Microelectronics Corporation (UMC), Hsinshu, Taiwan.

Note: Validation of equivalence within a specific application is at the discretion of the Customer



PCN Number: SM121417 Chgnot.doc rev 13 1/14

# Is a PPAP update required? Yes No Is reliability testing required? (If Yes, refer to attached plan) Yes X



**Reliability Qualification Results** 

<u>Device:</u> **4954 (949541)** <u>Assy Lot #:</u> **1731136UAAA** <u>Number of Leads:</u> **16** <u>Fab Location:</u> **UMC**  Package: LP (eTSSOP) Assembly Location: Unisem Lead Finish: 100% Sn Tracking Number: 4090

Reason for Qualification: 4954 - Dual Full-Bridge DMOS PWM Motor Driver

| Reliability Qualification Results               |      |           |              |                                                                      |                        |                                  |  |  |
|-------------------------------------------------|------|-----------|--------------|----------------------------------------------------------------------|------------------------|----------------------------------|--|--|
| 4954 -(949541), STR#4090                        |      |           | Requirements |                                                                      |                        |                                  |  |  |
| Stress Test                                     | Abv. | Test<br># | Test Method  | Test Conditions                                                      | S.S.                   | Results                          |  |  |
| HAST                                            | HAST | A2        | JESD22-A110  | 130°C, 2 ATM, 60% RH,<br>0, 96 hrs                                   | 77                     | 0 Rejects                        |  |  |
| High Temperature<br>Operating Life              | HTOL | B1        | JESD22-A108  | 125°C,<br>0, 168 hrs                                                 | 77                     | 0 Rejects                        |  |  |
| Electrostatic Discharge<br>Human Body Model     | нвм  | E2        | JESD22-A114  | Test Conditions, Sampling Size are defined<br>in the Test Method     |                        | Classification 2,<br>HBM = 2.5kV |  |  |
| Electrostatic Discharge<br>Charged Device Model | CDM  | E3        | JESD22-C101  | Test Conditions, Sampling Size are Cla<br>defined in the Test Method |                        | Classification = C3,<br>>1kV     |  |  |
| Latch-Up                                        | LU   | E4        | JESD78       | Test Conditions, Sampling Size are defined in the Test Method        |                        | Class II, Level B                |  |  |
| Electrical Distributions                        | ED   | E5        | AEC Q100-009 | Tri-Temp Electrical Distributions - 3                                | 0 Rejects;<br>Cpk>1.67 |                                  |  |  |

This device qualification is considered to be passing all environmental stress evaluations per the Allegro MicroSystems qualification specifications and JESD47.

Approved by: <u>Robert Demens</u> Robert Demers Sr. Product Safety and Reliability

Allegro MicroSystems, LLC

Proprietary



Expected completion date for internal qualification: Complete

### Expected PPAP availability date: N/A

**Target implementation date: June 2018** 

Estimated date of first shipment: July 2018

Expected sample availability date: Available Upon Request

| Customer Approval Required: |   | Date Required:    |
|-----------------------------|---|-------------------|
|                             | Х | Notification Only |

**Please note:** It is our intention to inform our customer of changes as early as possible. Under Allegro's procedure for product/process change notification, Allegro strives, based on its technical judgment, to provide notification of significant changes that may affect form, fit or function. However, as Allegro cannot ensure evaluation of product/process changes for each and every application; the customer retains responsibility to validate the impact of a change on its application suitability. If samples are needed for validation of a change, requests may be made via the contact information provided herein. Please contact your Account Manager or local Sales contact for any questions. We would kindly request your consideration so we can meet our target date for implementation. Unless both parties agree to extend the implementation date, this change will be implemented as scheduled.

Customer comments/Conditions of Acceptance:

Approved by: Date: cc: Allegro Sales/Marketing/Quality

Title: